# Pm39LV512 / Pm39LV010 / Pm39LV020 / Pm39LV040 512 Kbit / 1Mbit / 2Mbit / 4Mbit 3.0 Volt-only CMOS Flash Memory ## **FEATURES** Single Power Supply Operation - Low voltage range: 2.7 V - 3.6 V Memory Organization - Pm39LV512: 64K x 8 (512 Kbit) - Pm39LV010: 128K x 8 (1 Mbit) - Pm39LV020: 256K x 8 (2 Mbit) - Pm39LV040: 512K x 8 (4 Mbit) • High Performance Read - 55/70 ns access time Cost Effective Sector/Block Architecture - Uniform 4 Kbyte sectors - Uniform 64 Kbyte blocks (sector group - except Pm39LV512) Data# Polling and Toggle Bit Features Hardware Data Protection Automatic Erase and Byte Program - Build-in automatic program verification - Typical 16 µs/byte programming time - Typical 55 ms sector/block/chip erase time Low Power Consumption - Typical 4 mA active read current - Typical 8 mA program/erase current - Typical 0.1 µA CMOS standby current High Product Endurance Guarantee 100,000 program/erase cycles per single sector (preliminary) - Minimum 20 years data retention Industrial Standard Pin-out and Packaging - 32-pin (8 mm x 14 mm) VSOP - 32-pin PLCC - Optional lead-free (Pb-free) package ## **GENERAL DESCRIPTION** The Pm39LV512/010/020/040 are 512 Kbit/1 Mbit/2 Mbit/4 Mbit 3.0 Volt-only Flash Memories. These devices are designed to use a single low voltage, range from 2.7 Volt to 3.6 Volt, power supply to perform read, erase and program operations. The 12.0 Volt $V_{\rm pp}$ power supply for program and erase operations are not required. The devices can be programmed in standard EPROM programmers as well. The memory array of Pm39LV512 is divided into uniform 4 Kbyte sectors for data or code storage. The memory arrays of Pm39LV010/020/040 are divided into uniform 4 Kbyte sectors or uniform 64 Kbyte blocks (sector group consists of sixteen adjacent sectors). The sector or block erase feature allows users to flexibly erase a memory area as small as 4 Kbyte or as large as 64 Kbyte by one single erase operation without affecting the data in others. The chip erase feature allows the whole memory array to be erased in one single erase operation. The devices can be programmed on a byte-by-byte basis after performing the erase operation. The devices have a standard microprocessor interface as well as a JEDEC standard pin-out/command set. The program operation is executed by issuing the program command code into command register. The internal control logic automatically handles the programming voltage ramp-up and timing. The erase operation is executed by issuing the chip erase, block, or sector erase command code into command register. The internal control logic automatically handles the erase voltage ramp-up and timing. The preprogramming on the array which has not been programmed is not required before an erase operation. The devices offer Data# Polling and Toggle Bit functions, the progress or completion of program and erase operations can be detected by reading the Data# Polling on I/O7 or the Toggle Bit on I/O6. The Pm39LV512/010/020/040 are manufactured on pFLASH™'s advanced nonvolatile CMOS technology. The devices are offered in 32-pin VSOP and PLCC packages with 70 ns access time. # **CONNECTION DIAGRAMS** 32-Pin VSOP Pm39LV040 (4 Mbit) ## PRODUCT ORDERING INFORMATION | Part Number | tacc (ns) | Package | Temperature Range | |-----------------|-----------------------|---------|-------------------| | Pm39LV512-70JCE | | 20.1 | | | Pm39LV512-70JC | tacc (ns) 70 70 70 | 32J | | | Pm39LV512-70VCE | 70 | 201/ | | | Pm39LV512-70VC | | 32V | | | Pm39LV010-70JCE | | 20.1 | | | Pm39LV010-70JC | 70 | 32J | | | Pm39LV010-70VCE | 70 | 201/ | | | Pm39LV010-70VC | | 32V | Commercial | | Pm39LV020-70JCE | | 22.1 | (0°C to +85°C) | | Pm39LV020-70JC | 70 | 32J | | | Pm39LV020-70VCE | 70 | 201/ | | | Pm39LV020-70VC | | 32V | | | Pm39LV040-70JCE | | | | | Pm39LV040-70JC | 70 | 32J | | | Pm39LV040-70VCE | ] /0 | 2011 | | | Pm39LV040-70VC | | 32V | | # **PIN DESCRIPTIONS** | SYMBOL | TYPE | DESCRIPTION | |-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0 - A <sub>MS</sub> <sup>(1)</sup> | INPUT | Address Inputs: For memory addresses input. Addresses are internally latched on the falling edge of WE# during a write cycle. | | CE# | INPUT | Chip Enable: CE# goes low activates the device's internal circuitries for device operation. CE# goes high deselects the device and switches into standby mode to reduce the power consumption. | | WE# | INPUT | Write Enable: Activate the device for write operation. WE# is active low. | | OE# | INPUT | Output Enable: Control the device's output buffers during a read cycle. OE# is active low. | | VO0 - VO7 | INPUT/<br>OUTPUT | Data Inputs/Outputs: Input command/data during a write cycle or output data during a read cycle. The I/O pins float to tri-state when OE# are disabled. | | V <sub>cc</sub> | | Device Power Supply | | GND | | Ground | | NC | | No Connection | #### Note: 1. $A_{MS}$ is the most significant address where $A_{MS}$ = A15 for Pm39LV512, A16 for Pm39LV010, A17 for Pm39LV020, and A18 for Pm39LV040. ## **BLOCK DIAGRAM** #### **DEVICE OPERATION** #### **READ OPERATION** The access of Pm39LV512/010/020/040 are similar to EPROM. To read data, three control functions must be satisfied: - $\bullet$ CE# is the chip enable and should be pulled low ( $V_{\text{IL}}$ ). - $\bullet$ OE# is the output enable and should be pulled low ( $V_{II}$ ). - ullet WE# is the write enable and should remains high ( $V_{IH}$ ). #### **PRODUCT IDENTIFICATION** The product identification mode can be used to identify the manufacturer and the device through hardware or software read ID operation. See Table 1 for pFLASH™ Manufacturer ID and Device ID. The hardware ID mode is activated by applying a 12.0 Volt on A9 pin, typically used by an external programmer for selecting the right programming algorithm for the devices. Refer to Table 2 for Bus Operation Modes. The software ID mode is activated by a three-bus-cycle command. See Table 3 for Software Command Definition. #### **BYTE PROGRAMMING** The programming is a four-bus-cycle operation and the data is programmed into the devices (to a logical "0") on a byte-by-byte basis. See Table 3 for Software Command Definition. A program operation is activated by writing the three-byte command sequence followed by program address and one byte of program data into the devices. The addresses are latched on the falling edge of WE# or CE# whichever occurs later, and the data are latched on the rising edge of WE# or CE# whichever occurs first. The internal control logic automatically handles the internal programming voltages and timing. A data "0" can not be programmed back to a "1". Only erase operation can convert the "0"s to "1"s. The Data# Polling on I/O7 or Toggle Bit on I/O6 can be used to detect the progress or completion of a program cycle. # **DEVICE OPERATION (CONTINUED)** #### **CHIP ERASE** The entire memory array can be erased through a chip erase operation. Pre-programs the devices are not required prior to a chip erase operation. Chip erase starts immediately after a six-bus-cycle chip erase command sequence. All commands will be ignored once the chip erase operation has started. The devices will return to standby mode after the completion of chip erase. #### **SECTOR AND BLOCK ERASE** The memory array of Pm39LV512/010/020/040 are organized into uniform 4 Kbyte sectors. A sector erase operation allows to erase any individual sector without affecting the data in others. The memory array of Pm39LV010/020/040, excluding Pm39LV512, are also organized into uniform 64 Kbyte blocks (sector group-consists of sixteen adjacent sectors). A block erase operation allows to erase any individual block. The sector or block erase operation is similar to chip erase. #### I/O7 DATA# POLLING The Pm39LV512/010/020/040 provide a Data# Polling feature to indicate the progress or completion of a program and erase cycles. During a program cycle, an attempt to read the devices will result in the complement of the last loaded data on I/O7. Once the program operation is completed, the true data of the last loaded data is valid on all outputs. During a sector, block, or chip erase cycle, an attempt to read the device will result a "0" on I/O7. After the erase operation is completed, an attempt to read the device will result a "1" on I/O7. #### I/O6 TOGGLE BIT The Pm39LV512/010/020/040 also provide a Toggle Bit feature to detect the progress or completion of a program and erase cycles. During a program or erase cycle, an attempt to read data from the device will result a toggling between "1" and "0" on I/O6. When the program or erase operation is complete, I/O6 will stop toggling and valid data will be read. Toggle bit may be accessed at any time during a program or erase cycle. #### HARDWARE DATA PROTECTION Hardware data protection protects the devices from unintentional erase or program operation. It is performed in the following ways: (a) $V_{CC}$ sense: if $V_{CC}$ is below 1.8 V (typical), the write operation is inhibited. (b) Write inhibit: holding any of the signal OE# low, CE# high, or WE# high inhibits a write cycle. (c) Noise filter: pulses of less than 5 ns (typical) on the WE# or CE# input will not initiate a write operation. **Table 1. Product Identification** | Product Identification | Data | |------------------------|------| | Manufacturer ID | 9Dh | | Device ID: | | | Pm39LV512 | 1Bh | | Pm39LV010 | 1Ch | | Pm39LV020 | 3Dh | | Pm39LV040 | 3Eh | ## SECTOR/BLOCK ADDRESS TABLE | | Memory | Density | | Block (1) | Block Size<br>(Kbytes) | Sector | Sector Size<br>(Kbytes) | Address Range | | | | | |---------|--------|---------|--------|-------------|------------------------|-----------|-------------------------|-----------------|-----------------|----|----|-----------------| | | | | | | | Sector 0 | 4 | 00000h - 00FFFh | | | | | | 512Kbit | | | | Block 0 (2) | 64 | Sector 1 | 4 | 01000h - 01FFFh | | | | | | SIZKUIL | | | | DIOCK U | 04 | : | : | : | | | | | | | 1 Mbit | | | | | Sector 15 | 4 | 0F000h - 0FFFFh | | | | | | | 1 Mbit | | | | | Sector 16 | 4 | 10000h - 10FFFh | | | | | | | | 2 Mbit | | Block 1 | 64 | Sector 17 | 4 | 11000h - 11FFFh | | | | | | | | | 4 Mbit | | | : | : | : | | | | | | | | | | 4 Mbit | | | Sector 31 | 4 | 1F000h - 1FFFFh | | | | | | | | | Block 2 | 64 | " | " | 20000h - 2FFFFh | | | | | | | | | | | | | | Block 3 | 64 | 11 | II | 30000h - 3FFFFh | | | | | | Block 4 | 64 | II | " | 40000h - 4FFFFh | | | | | | | | | | Block 5 | 64 | II | " | 50000h - 5FFFFh | | | | | | | | | | Block 6 | 64 | " | " | 60000h - 6FFFFh | | | | | | | | | | Block 7 | 64 | 11 | 11 | 70000h - 7FFFFh | | | | | #### Notes: - 1. A Block is a 64 Kbyte sector group which consists of sixteen adjecent sectors of 4 Kbyte each. - 2. Block erase feature is available for Pm39LV010/020/040 only. The chip erase command should be used to erase the Block 0 for the Pm39LV512. ## **OPERATING MODES** **Table 2. Bus Operation Modes** | Mode | CE# | OE# | WE# | ADDRESS | I/O | |------------------------|------------------|------------------|-----------------|--------------------------------------------------------------------------|------------------| | Read | $V_{\mathbb{L}}$ | $V_{\mathbb{L}}$ | V <sub>IH</sub> | X <sup>(1)</sup> | D <sub>OUT</sub> | | Write | $V_{\mathbb{L}}$ | $V_{\mathbb{H}}$ | V <sub>L</sub> | X | D <sub>IN</sub> | | Standby | $V_{IH}$ | Х | Х | X | High Z | | Output Disable | Х | V⊪ | Х | X | High Z | | Product Identification | fication | ., | | $A2 - A_{MS}^{(2)} = X, A9 = V_{H}^{(3)}, A1 = V_{L}, A0 = V_{L}$ | Manufacturer ID | | Hardware | $V_{I\!L}$ | $V_{\mathbb{L}}$ | V <sub>H</sub> | $A2 - A_{MS}^{(2)} = X, A9 = V_{H}^{(3)},$<br>$A1 = V_{IL}, A0 = V_{IH}$ | Device ID | #### Notes: - 1. X can be $V_{\text{IL}}$ , $V_{\text{IH}}$ or addresses. - 2. A<sub>MS</sub> = Most significant address; $A_{MS}$ = A15 for Pm39LV512, A16 for Pm39LV010, A17 for Pm39LV020, and A18 for Pm39LV040. **3.** $V_H = 12.0 \text{ V} \pm 0.5 \text{ V}.$ ## **COMMAND DEFINITION** **Table 3. Software Command Definition** | Command<br>Sequence | Bus<br>Cycle | 1st Bus<br>Cycle<br>Addr Data | 2nd Bus<br>Cycle<br>Addr Data | 3rd Bus<br>Cycle<br>Addr Data | 4th Bus<br>Cycle<br>Addr Data | 5th Bus<br>Cylce<br>Addr Data | 6th Bus<br>Cycle<br>Addr Data | |---------------------|--------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------| | Read | 1 | Addr D <sub>OUT</sub> | | | | | | | Chip Erase | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | 555h 10h | | Sector Erase | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | SA <sup>(1)</sup> 30h | | Block Erase | 6 | 555h AAh | 2AAh 55h | 555h 80h | 555h AAh | 2AAh 55h | BA <sup>(2)</sup> 50h | | Byte Program | 4 | 555h AAh | 2AAh 55h | 555h A0h | Addr D <sub>IN</sub> | | | | Product ID Entry | 3 | 555h AAh | 2AAh 55h | 555h 90h | | | | | Product ID Exit (3) | 3 | 555h AAh | 2AAh 55h | 555h F0h | | | | | Product ID Exit (3) | 1 | XXXh F0h | | | | | | #### Notes: - 1. SA = Sector address of the sector to be erased. - 2. BA = Block address of the block to be erased. - 3. Either one of the Product ID Exit command can be used. ## **DEVICE OPERATIONS FLOWCHARTS** ## **AUTOMATIC PROGRAMMING** **Chart 1. Automatic Programming Flowchart** # DEVICE OPERATIONS FLOWCHARTS (CONTINUED) AUTOMATIC ERASE #### **CHIP ERASE COMMAND** #### **SECTOR ERASE COMMAND** # **BLOCK ERASE COMMAND** **Chart 2. Automatic Erase Flowchart** # <u>DEVICE OPERATIONS FLOWCHARTS</u> (CONTINUED) #### SOFTWARE PRODUCT IDENTIFICATION ENTRY #### SOFTWARE PRODUCT IDENTIFICATION EXIT #### Notes: - 1. The device will enter Product Identification mode after excuting the Product ID Entry command. - 2. Under Product Identification mode, the Manufacturer ID and Device ID of devices can be read at address X0000h and X0001h where X = Don't Care. - 3. The device returns to standby operation. Chart 3. Software Product Identification Entry/Exit Flowchart ## **ABSOLUTE MAXIMUM RATINGS (1)** | Temperature Under Bias | | -65°C to +125°C | |---------------------------------------------------------------|----------------------------|-----------------------------------| | Storage Temperature | | -65°C to +125°C | | Surface Mount Lead Soldering Temperature | Standard Package | 240°C 3 Seconds | | Surface Mount Lead Soldering Temperature | Lead-free Package | 260°C 3 Seconds | | Input Voltage with Respect to Ground on All Pins ex | cept A9 pin <sup>(2)</sup> | -0.5 V to V <sub>CC</sub> + 0.5 V | | Input Voltage with Respect to Ground on A9 pin <sup>(3)</sup> | | -0.5 V to +13.0 V | | All Output Voltage with Respect to Ground | | -0.5 V to V <sub>CC</sub> + 0.5 V | | V <sub>CC</sub> (2) | | -0.5 V to +6.0 V | #### Notes: - Stresses under those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. The functional operation of the device or any other conditions under those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affected device reliability. - 2. Maximum DC voltage on input or I/O pins are $V_{CC}$ + 0.5 V. During voltage transitioning period, input or I/O pins may overshoot to $V_{CC}$ + 2.0 V for a period of time up to 20 ns. Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitioning period, input or I/O pins may undershoot GND to -2.0 V for a period of time up to 20 ns. - 3. Maximum DC voltage on A9 pin is +13.0 V. During voltage transitioning period, A9 pin may overshoot to +14.0 V for a period of time up to 20 ns. Minimum DC voltage on A9 pin is -0.5 V. During voltage transitioning period, A9 pin may undershoot GND to -2.0 V for a period of time up to 20 ns. ## DC AND AC OPERATING RANGE | Part Number | Pm39LV512/010/020/040 | | | | | |-----------------------|-----------------------|--|--|--|--| | Operating Temperature | 0°C to +85°C | | | | | | Vcc Power Supply | 2.7 V - 3.6 V | | | | | # **DC CHARACTERISTICS** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|---------------------------------------|--------------------------------------------------|-----------------------|------|-----------------------|-------| | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 0 V to V <sub>CC</sub> | | | 1 | μА | | Lo | Output Leakage Current | $V_{I/O}$ = 0 V to V $_{CC}$ | | | 1 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | CE#, OE# = V <sub>CC</sub> ?0.3 V | | 0.1 | 5 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | CE# = V <sub>IH</sub> to V <sub>CC</sub> | | 0.05 | 3 | mA | | l <sub>CC1</sub> | V <sub>CC</sub> Active Read Current | f = 5 MHz; l <sub>OUT</sub> = 0 mA | | 4 | 15 | mA | | l <sub>CC2</sub> <sup>(1)</sup> | V <sub>CC</sub> Program/Erase Current | | | 8 | 20 | mA | | $V_{IL}$ | Input Low Voltage | | -0.5 | | 0.8 | V | | $V_{IH}$ | Input High Voltage | | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 2.1 mA; $V_{CC}$ = $V_{CC}$ min | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH}$ = -100 $\mu$ A; $V_{CC}$ = $V_{CC}$ min | V <sub>CC</sub> - 0.2 | | | ٧ | Note: 1. Characterized but not 100% tested. # **AC CHARACTERISTICS** #### **READ OPERATIONS CHARACTERISTICS** | Symbol | Parameter | Pm39L<br>Pm39L | V512-55<br>V010-55<br>V020-55<br>V040-55 | Pm39L\<br>Pm39L\<br>Pm39L\<br>Pm39L\ | Units | | |------------------|---------------------------------------------------------------|----------------|------------------------------------------|--------------------------------------|-------|----| | | | Min | Max | Min | Max | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>ACC</sub> | Address to Output Delay | | 55 | | 70 | ns | | t <sub>CE</sub> | CE# to Output Delay | | 55 | | 70 | ns | | t <sub>OE</sub> | OE# to Output Delay | | 30 | | 35 | ns | | t <sub>DF</sub> | CE# or OE# to Output High Z | 0 | 15 | 0 | 25 | ns | | t <sub>OH</sub> | Output Hold from OE#, CE# or Address, whichever occured first | 0 | | 0 | | ns | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | 50 | | μs | #### **READ OPERATIONS AC WAVEFORMS** #### **OUTPUT TEST LOAD** # INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL ## **PIN CAPACITANCE** ( $f = 1 \text{ MHz}, T = 25^{\circ}\text{C}$ ) | | Тур | Max | Units | Conditions | |-----------------|-----|-----|-------|------------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0 V | | Сол | 8 | 12 | pF | V <sub>QUT</sub> = 0 V | Note: These parameters are characterized but not 100% tested. #### WRITE (PROGRAM/ERASE) OPERATIONS CHARACTERISTICS | Symbol | Parameter | Pm39L<br>Pm39L | V512-55<br>V010-55<br>V020-55<br>V040-55 | Pm39L<br>Pm39L<br>Pm39L<br>Pm39L | Units | | |------------------|-----------------------------|----------------|------------------------------------------|----------------------------------|-------|----| | | | Min | Max | Min | Max | | | $t_{WC}$ | Write Cycle Time | 55 | | 70 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 30 | | 30 | | ns | | t <sub>CS</sub> | CE# and WE# Set-up Time | 0 | | 0 | | ns | | t <sub>CH</sub> | CE# and WE# Hold Time | 0 | | 0 | | ns | | t <sub>OEH</sub> | OE# High Hold Time | 10 | | 10 | | ns | | t <sub>DS</sub> | Data Set-up Time | 40 | | 40 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width | 35 | | 35 | | ns | | t <sub>WPH</sub> | Write Pulse Width High | 20 | | 20 | | ns | | t <sub>BP</sub> | Byte Programming Time | | 20 | | 20 | μs | | t <sub>EC</sub> | Chip or Block Erase Time | | 100 | | 100 | ms | | t <sub>VCS</sub> | V <sub>CC</sub> Set-up Time | 50 | | 50 | | μs | #### PROGRAM OPERATIONS AC WAVEFORMS - WE# CONTROLLED #### PROGRAM OPERATIONS AC WAVEFORMS - CE# CONTROLLED #### **CHIP ERASE OPERATIONS AC WAVEFORMS** ## SECTOR OR BLOCK ERASE OPERATIONS AC WAVEFORMS ## **TOGGLE BIT AC WAVEFORMS** Note: Toggling CE#, OE#, or both OE# and CE# will operate Toggle Bit. #### **DATA# POLLING AC WAVEFORMS** Note: Toggling CE#, OE#, or both OE# and CE# will operate Data# Polling. ## PROGRAM/ERASE PERFORMANCE | Parameter | Unit | Тур | Max | Remarks | |-----------------------|------|-----|-----|-----------------------------------------------------------| | Sector Erase Time | ms | 55 | 100 | From writing erase command to erase completion | | Block Erase Time | ms | 55 | 100 | From writing erase command to erase completion | | Chip Erase Time | ms | 55 | 100 | From writing erase command to erase completion | | Byte Programming Time | μs | 16 | 20 | Excludes the time of four-cycle program command execution | Note: These parameters are characterized but not 100% tested. ## RELIABILITY CHARACTERISTICS (1) | Parameter | Min | Тур | Unit | Test Method | |------------------------|------------------------|-----|--------|---------------------| | Endurance | 100,000 (2) | | Cycles | JEDEC Standard A117 | | Data Retention | 20 | | Years | JEDEC Standard A103 | | ESD - Human Body Model | 2,000 | | Volts | JEDEC Standard A114 | | ESD - Machine Model | 200 | | Volts | JEDEC Standard A115 | | Latch-Up | 100 + I <sub>CC1</sub> | | mA | JEDEC Standard 78 | Note: 1. These parameters are characterized but not 100% tested. 2. Preliminary specification only and will be formalized after cycling qualification test. # **PACKAGE TYPE INFORMATION** 32J 32-Pin Plastic Leaded Chip Carrier Dimensions in Inches (Millimeters) 32V 32-Pin Thin Small Outline Package (VSOP - 8 mm x 14 mm)( measure in millimeters) # **REVISION HISTORY** | Date | Revision No. | Description of Changes | Page No. | |-----------------|--------------|------------------------------------------------------------------------------|----------| | May, 2003 | 1.0 | Preliminary Information | All | | September, 2003 | 1.1 | Updated program description and formal release | 5 | | December, 2003 | | Added Lead-free package option | 1, 3, 12 | | | 1.2 | Upgraded guranteed program/erase cycles from 50,000 to 100,000 (preliminary) | 1, 18 | | | | Revised output test load as 30 pF for all speed | 14 | | | | Revised package dimension information | 19 | | March, 2004 | 1.3 | Extend the operation range of temperature | All | | June, 2005 | 1.4 | Improve tBP (max) from 30us to 20us | 15, 18 | | March, 2006 | 1.5 | Change Logo and company name | All | | April, 2006 | 1.6 | Correct logo for some description | 3, 5 |